**Application Note** 

# NSD2621X Demo Board User Guide AN-15-0007

Author:Long Huojun



#### **FEATURES**

The NSD2621 demo board is designed to test NSD2621X electronic characteristic. The related pins have been drawn out to the connector CON1 and CON2. User can test the performance according to the request.



Figure 1. NSD2621 Demo Board

## **INDEX**

| 1.DEMO BOARD OVERVIEW                    | 2 |
|------------------------------------------|---|
| 2.DEMO BOARD INTRODUCTION                | 4 |
| 3.APPLICATION NOTES                      | 4 |
| 4.SCHEMATIC AND PCB LAYOUT OF DEMO BOARD | 5 |
| 5.REVISION HISTORY                       | 7 |

## 1.Demo Board Overview





Figure 2. NSD2621 Demo Board 3D

Board size: 31mm x 24.6mm x 1.6mm

Connector pitch: 2.54mm

Distance between connector P1 and P2: 17.54mm

Pin diameter: 0.5mm Board Layers: 2 Layers

Table 1. Pin Configuration and Description

| Connector | Pin                         | SYMBOL | FUNCTION                                                                                            |  |  |
|-----------|-----------------------------|--------|-----------------------------------------------------------------------------------------------------|--|--|
|           | 1,2,3,4,5,6,<br>19,20,21,22 | NC     | Not Connected                                                                                       |  |  |
|           | 7,8                         | VDD    | Half-bridge driver power supply                                                                     |  |  |
|           | 9,10                        | SGND   | Logic ground                                                                                        |  |  |
| CON1      | 11,12                       | EN     | Enable logic input of Half-bridge driver                                                            |  |  |
|           | 13,14                       | HI     | High-side driver logic input                                                                        |  |  |
|           | 15,16                       | LI     | Low-side driver logic input                                                                         |  |  |
|           | 17,18                       | DT     | Dead-time controller                                                                                |  |  |
|           | 23,24                       | PGND   | High-side gate driver reference.                                                                    |  |  |
|           | 1,2,13,14                   | SW     | High-side driver reference (Switching node)                                                         |  |  |
|           | 3,4                         | BST    | Power supply for high-side regulator (Bootstrap voltage)                                            |  |  |
|           | 5,6                         | VDDH   | High-side voltage regulator output. A 100nF ceramic capacitor has been welded between VDDH and SW.  |  |  |
|           | 7,8                         | HSRC   | High-side driver sourcing output                                                                    |  |  |
| CON2      | 9,10                        | HSNK   | High-side driver sinking output                                                                     |  |  |
| 00.12     | 11,12,21,22                 | NC     | Not Connected                                                                                       |  |  |
|           | 15,16                       | VDDL   | Low-side voltage regulator output. A 100nF ceramic capacitor has been welded between VDDL and SGND. |  |  |
|           | I                           | LSRC   | Low-side driver sourcing output                                                                     |  |  |
|           | 19,20                       | LSNK   | Low-side driver sinking output                                                                      |  |  |
|           | 23,24                       | PGND   | Low-side driver reference (Power ground)                                                            |  |  |

#### Table 2. BOM list

| Designator | Description                               | Value                   | Manufacturer | Part Number         |
|------------|-------------------------------------------|-------------------------|--------------|---------------------|
| C1,C3      | Capacitors, ceramic, X8G, general purpose | 1uF                     | Murata       | GCM31CL81H105KA55#  |
| C2,C10     | Capacitors, ceramic, X8G, general purpose | 0.1uF                   | Murata       | GCM188L81H104KA57#  |
| C8         | Capacitors, ceramic, X8G, general purpose | 1nF                     | Murata       | CGA3E2X8R2A102KT0Y0 |
| R1         | 0603 Resistor                             | 0Ω                      | Uniroyal     | 0603WAF0000T5E      |
| U1         | NSD2621                                   | NSD2621                 | Novosense    | /                   |
| CON1,CON2  | PCB test Connector                        | 127-1-4010-<br>8002-310 | Nextron      | 127-1-4010-8002-310 |

### 2.Demo Board Introduction

NSD2621X is the half bridge driver. Two 1uF ceramic capacitors has been separately welded at C1 and C3 on the board. Two 0.1uF ceramic capacitors have been separately welded at C2 and C10 which make VDDL and VDDH stable output. A 1nF ceramic capacitor has been welded at C8. In order to make the demo board normal operation, SGND and PGND has been shorted with  $0\Omega$  resistor(R1) on the board. In addition, the demo board can normally operate when  $9\sim18V$  DC power supply was added between VDD and SGND, BST and SW pin.

To test the gate waveform of the NSD2621X, LSNK, LSRC, HSNK and HSRC have been drawn out to the connector CON2; HI, LI, EN and other signals have been drawn out to the connector CON1.

The locations of capacitor C4, C5, C6, C7 and C9 have been reserved to debug.

## 3.Application Notes

SW is the High-side driver reference of NSD2621X. The minimum distance between SW and VDDL is only 1.2mm on the demo board. These should be noted when 400V DC or above bus voltage was used.

The demo board is 2 layers PCB with 1oz copper. The thermal sink pad is limited. It should be noted when the demo board was used to drive the high load.

## 4. Schematic and PCB Layout of Demo Board



Figure 3. Schematic



Figure 4. Top Layer



Figure 5. Bottom Layer

## **5.Revision History**

| Revision | Description     | Author      | Date      |
|----------|-----------------|-------------|-----------|
| 1.0      | Initial version | Long Huojun | 27/3/2023 |

Sales Contact: sales@novosns.com;Further Information: www.novosns.com

#### **IMPORTANT NOTICE**

The information given in this document (the "Document") shall in no event be regarded as any warranty or authorization of, express or implied, including but not limited to accuracy, completeness, merchantability, fitness for a particular purpose or infringement of any third party's intellectual property rights.

Users of this Document shall be solely responsible for the use of NOVOSENSE's products and applications, and for the safety thereof. Users shall comply with all laws, regulations and requirements related to NOVOSENSE's products and applications, although information or support related to any application may still be provided by NOVOSENSE.

This Document is provided on an "AS IS" basis, and is intended only for skilled developers designing with NOVOSENSE' products. NOVOSENSE reserves the rights to make corrections, modifications, enhancements, improvements or other changes to the products and services provided without notice. NOVOSENSE authorizes users to use this Document exclusively for the development of relevant applications or systems designed to integrate NOVOSENSE's products. No license to any intellectual property rights of NOVOSENSE is granted by implication or otherwise. Using this Document for any other purpose, or any unauthorized reproduction or display of this Document is strictly prohibited. In no event shall NOVOSENSE be liable for any claims, damages, costs, losses or liabilities arising out of or in connection with this Document or the use of this Document.

For further information on applications, products and technologies, please contact NOVOSENSE (www.novosns.com).

**Suzhou NOVOSENSE Microelectronics Co., Ltd**