

# High Accuracy, Low-Power Temperature Sensor with SMBus and I<sup>2</sup>C Interface

Datasheet (EN) 2.0

## **Product Overview**

The NST112 is a 1.5V to 3.6V micropower digital temperature sensor. The on-chip 14-bit analog-to-digital converter (ADC) provides resolution down to 0.015625°C. The device is specified at the full temperature range of -40°C to 125°C.

The NST112 communicates through a flexible 2-wire digital interface which is compatible with SMBus and  $I^2C$  and supports 4 device addresses. The device offers a typical accuracy of  $0.1^{\circ}C$ , it is highly linear and does not require complex calculations or lookup tables to derive temperature.

NST112 has a four-ball wafer chip-scale package (DABGA), making it suitable for on-board and off-line applications in the industrial and consumer markets.

# **Key Features**

High Accuracy Over –40°C to 125°C

- 25°C to 45°C: 0.2°C (Max)

- -40°C to 125°C: 1°C (Max)

High Resolution: 0.015625 °C

Wide Supply Voltage: 1.5V to 3.6V

Low Supply Sensitivity: 20m°C/V

Shutdown current: 0.25 μA (Typ)

 Operating current: 5.7 μA(Typ) at 4Hz conversion cycle

Supports Temperature alert

Supports up to 4 Device Addresses

Digital Interface: SMBus, I<sup>2</sup>C

4-Ball WCSP (DSBGA) Package

# **Applications**

- Electronic Thermometers
- Smart watches
- General System Thermal Management
- Computer Peripheral Thermal Protection
- Notebook Computers
- Industrial Internet of Things (IOT)
- Communications Infrastructure
- Power-system Monitors
- Thermal Protection
- Environmental Monitoring And HVAC

# **Device Information**

| Part Number  | Package   | Body Size       |
|--------------|-----------|-----------------|
| NST112A-CWLR | DSBGA (4) | 0.75mm × 0.75mm |
| NST112B-CWLR | DSBGA (4) | 0.75mm × 0.75mm |
| NST112C-CWLR | DSBGA (4) | 0.75mm × 0.75mm |
| NST112D-CWLR | DSBGA (4) | 0.75mm × 0.75mm |

# **Typical Application**



# **NST112**

# **INDEX**

| I. PIN CONFIGURATION AND FUNCTIONS           | 3  |
|----------------------------------------------|----|
| 2. ABSOLUTE MAXIMUM RATINGS                  | 3  |
| 3. RECOMMENDED OPERATING CONDITIONS          | 3  |
| 4. SPECIFICATIONS                            | 4  |
| 4.1. ELECTRICAL CHARACTERISTICS              | 4  |
| 4.2. I <sup>2</sup> C TIMING DIAGRAM         | 5  |
| 4.3. I <sup>2</sup> C TIMING CHARACTERISTICS | 5  |
| 4.4. TYPICAL CHARACTERISTICS                 | 8  |
| 5. FUNCTION DESCRIPTION                      | 10 |
| 5.1. OVERVIEW                                | 10 |
| 5.2. FUNCTIONALITY                           | 10 |
| 5.2.1. CONTINUOUS-CONVERSION MODE            | 10 |
| 5.2.2. SHUTDOWN MODE                         | 11 |
| 5.2.3. ONE-SHOT                              | 11 |
| 5.2.4. RESOLUTION                            | 11 |
| 5.2.5. HIGH-RESOLUTION MODE                  | 12 |
| 5.2.6. EXTENDED MODE                         | 13 |
| 5.2.7. TEMPERATURE ALERT                     | 14 |
| 5.3. I2C INTERFACE                           | 15 |
| 5.3.1. I <sup>2</sup> C BUS ADDRESS          | 15 |
| 5.3.2. WRITING AND READING OPERATION         |    |
| 5.3.3. GENERAL CALL                          | 16 |
| 5.3.4. HIGH-SPEED MODE                       | 16 |
| 5.3.5. I <sup>2</sup> C TIMEOUT              | 16 |
| 5.4. ON-CHIP REGISTERS                       |    |
| 5.4.1. POINTER REGISTER                      | 17 |
| 5.4.2. TEMPERATURE REGISTER                  |    |
| 5.4.3. CONFIGURATION REGISTER                | 18 |
| 5.4.4. HIGH AND LOW LIMIT REGISTERS          |    |
| 5.4.5. PARTID REGISTER                       |    |
| 6. TYPICAL APPLICATION                       | 21 |
| 6.1. NOISE REDUCTION                         | 21 |
| 6.2. TYPICAL APPLICATION CIRCUIT             |    |
| 7. PACKAGE INFORMATION                       |    |
| 8. ORDER INFORMATION                         |    |
| 9. TAPE AND REEL INFORMATION                 |    |
| 10. REVISION HISTORY                         | 25 |

# 1. PIN CONFIGURATION AND FUNCTIONS

# 4-Ball DSBGA

**Top View** 

SCL (B2) (B1) SDA

GND (A2) (A1) VDD

| Pin No. | Symbol | Туре  | Function                                                    |
|---------|--------|-------|-------------------------------------------------------------|
| A1      | VDD    | Power | Supply voltage, 1.5 V to 3.6 V                              |
| A2      | GND    | GND   | Ground                                                      |
| B1      | SDA    | I/O   | Serial data. Open-drain output. requires a pullup resistor. |
| B2      | SCL    | I     | Serial clock. requires a pullup resistor.                   |

# 2. ABSOLUTE MAXIMUM RATINGS

| Parameters                   | Symbol           | Min  | Тур | Max | Unit |
|------------------------------|------------------|------|-----|-----|------|
| Supply Voltage Pin (VDD)     | VDD              | -0.3 |     | 4   | V    |
| Voltage at SCL and SDA Pins  | SCL, SDA         | -0.3 |     | 4   | V    |
| Storage Temperature          |                  | -60  |     | 155 | °C   |
| Operation Temperature        | $T_{Boperation}$ | -55  |     | 125 | °C   |
| Maximum Junction Temperature |                  |      |     | 155 | °C   |
| FCD Consequibility           | НВМ              | ±5   |     |     | KV   |
| ESD Susceptibility           | CDM              | ±2   |     |     | KV   |

# 3. RECOMMENDED OPERATING CONDITIONS

| Parameters                  | Symbol | Min | Тур | Max | Unit | Comments |
|-----------------------------|--------|-----|-----|-----|------|----------|
| Power Supply Voltage        | VDD    | 1.5 |     | 3.6 | V    |          |
| Operation Temperature Range |        | -40 |     | 125 | °C   |          |

# 4. SPECIFICATIONS

# 4.1. ELECTRICAL CHARACTERISTICS

At  $T_A$  = +25°C and VDD = 1.8V,  $R_{PU}$  = 5.1kohm, unless otherwise noted.

| Parameters                         | Symbol               | Min     | Тур      | Max     | Unit   | Comments                                             |
|------------------------------------|----------------------|---------|----------|---------|--------|------------------------------------------------------|
| Supply                             |                      |         |          |         |        |                                                      |
| Supply Voltage Range               | VDD                  | 1.5     |          | 3.6     | V      |                                                      |
| Supply Sensitivity                 |                      |         | 20       |         | m°C /V | from 25 °C to 45 °C                                  |
|                                    |                      |         | 5.7      |         | μΑ     | I <sup>2</sup> C bus inactive                        |
| Average Quiescent Current          | I <sub>Q</sub> (1)   |         | 8.7      |         | μΑ     | I <sup>2</sup> C bus active, SCL frequency = 400 kHz |
|                                    |                      |         | 25       |         | μΑ     | I <sup>2</sup> C bus active, SCL frequency = 2.8 MHz |
|                                    |                      |         | 0.25     |         | μΑ     | I <sup>2</sup> C bus inactive                        |
| Shutdown Current                   | I <sub>SD</sub>      |         | 3.1      |         | μΑ     | I <sup>2</sup> C bus active, SCL frequency = 400 kHz |
|                                    |                      |         | 22       |         | μΑ     | I <sup>2</sup> C bus active, SCL frequency = 2.8 MHz |
| Temperature Accuracy a             | nd Resoluti          | on      |          |         |        |                                                      |
| Temperature Range                  |                      | -40     |          | 125     | °C     |                                                      |
| Resolution                         |                      |         | 0.015625 |         | °C     | 14bit                                                |
|                                    |                      | -0.2    | ±0.1     | 0.2     | °C     | from 25 °C to 45 °C                                  |
| Accuracy @ DSBGA (4)               |                      | -0.5    | ±0.2     | 0.5     | °C     | from -40 °C to 125 °C                                |
|                                    |                      | -1      | ±0.5     | 1       | °C     | from -40 °C to 125 °C, VDD = 1.5 to 3.6V             |
| Conversion Time                    | T <sub>CONV</sub>    |         | 20       | 30      | ms     |                                                      |
| Digital DC Characteristic          | s                    |         |          |         |        |                                                      |
| High-level Input Voltage           | $V_{H}$              | VDD*0.7 |          | VDD+0.3 | V      |                                                      |
| Low-level Input Voltage            | VL                   | -0.3    |          | VDD*0.3 | V      |                                                      |
| High-level Input Current           |                      |         |          | 1       | μΑ     |                                                      |
| Low-level Input Current            |                      |         |          | -1      | μΑ     |                                                      |
| Digital Inputs Capacitance         | Cin                  |         | 5        |         | pF     |                                                      |
| Output Leakage Current             | Іон                  |         |          | 1       | μΑ     | High-level, V <sub>OH</sub> =5V                      |
| Low-level Output Voltage           | V <sub>OL</sub>      |         |          | 0.4     | V      | I <sub>OL</sub> = 3 mA                               |
| I <sup>2</sup> C Bus Time OUT Time | T <sub>TIMEOUT</sub> |         | 30       |         | ms     |                                                      |
| Thermal response                   |                      |         |          |         |        |                                                      |
| Response time                      |                      |         | 0.1      |         | S      | Stirred oil thermal setting to 63% of final value    |
| Drift                              |                      |         |          |         |        |                                                      |
| Drift (2)                          |                      |         | 0.06     |         | °C     |                                                      |

<sup>(1)</sup> At 4-Hz conversion cycle.

<sup>(2)</sup> Drift performance after 500hours at 125 °C

# 4.2. I<sup>2</sup>C TIMING DIAGRAM



Figure 4.1 I<sup>2</sup>C Timing Diagram

# 4.3. I<sup>2</sup>C TIMING CHARACTERISTICS

| Barrana                                  | Comple al          | Fast  | st Mode High-Speed Mode |       | Unit | Comments |                                                 |
|------------------------------------------|--------------------|-------|-------------------------|-------|------|----------|-------------------------------------------------|
| Parameters                               | Symbol             | Min   | Max                     | Min   | Max  |          | Comments                                        |
| SCL operating frequency                  | f <sub>SCL</sub>   | 0.001 | 0.4                     | 0.001 | 2.8  | MHz      |                                                 |
| Bus-free time                            | t <sub>BUF</sub>   | 1300  |                         | 160   |      | ns       | between STOP and START                          |
| Hold time after repeated START condition | thosta             | 600   |                         | 160   |      | ns       | after this period, the first clock is generated |
| Repeated START setup time                | tsusta             | 600   |                         | 160   |      | ns       |                                                 |
| STOP condition setup time                | tsusto             | 600   |                         | 160   |      | ns       |                                                 |
| Data hold time                           | T <sub>HDDAT</sub> | 100   | 900                     | 25    | 105  | ns       |                                                 |
| Data setup time                          | T <sub>SUDAT</sub> | 100   |                         | 25    |      | ns       |                                                 |
| SCL clock low period                     | T <sub>LOW</sub>   | 1300  |                         | 210   |      | ns       |                                                 |
| SCL clock high period                    | T <sub>HIGH</sub>  | 600   |                         | 60    |      | ns       |                                                 |
| Data fall time                           | t <sub>FD</sub>    |       | 300                     |       | 80   | ns       |                                                 |
| B                                        |                    |       | 300                     |       |      | ns       |                                                 |
| Data rise time                           | t <sub>RD</sub>    |       | 1000                    |       |      | ns       | SCLK ≤ 100 kHz                                  |
| Clock fall time                          | t <sub>FC</sub>    |       | 300                     |       | 40   | ns       |                                                 |
| Clock rise time                          | t <sub>RC</sub>    |       | 300                     |       | 40   | ns       |                                                 |

# **NST112**

The NST112 of temperature sensor are SMBus, and I<sup>2</sup>C interface-compatible. The device support various operations as <u>Table 4.3</u>. The following list provides bus definitions. Parameters for <u>Figure 4.1</u> are defined in the <u>Timing Requirements</u>. Bus definitions are:

Bus Idle: Both SDA and SCL lines remain high.

**Start Data Transfer:** A high-to-low transition of SDA with SCL high is a START condition which must precede any other command (see Figure 4.1).

**Stop Data Transfer:** A low-to-high transition of SDA with SCL high is a STOP condition. The termination of each data transfer can be done with a RESTART or STOP.

**Data Transfer:** The amount of data bytes transferred between START and STOP is controlled by the master and is unlimited. The receiver acknowledges the transfer of data.

**Acknowledge:** All addresses and data words are serially transmitted to and from the device in 8-bit words. The device sends a zero to acknowledge that it has received each word when the address is matched. This happens during the ninth clock cycle. The data transfer can be terminated by the host generating a not-acknowledge during the host receiving data.

Table 4.3 NST112 I<sup>2</sup>C operations

| NO | I <sup>2</sup> C Operations                   | Figures    |
|----|-----------------------------------------------|------------|
| 1  | Two-Wire Timing Diagram for Write Word Format | Figure 4.2 |
| 2  | Two-Wire Timing Diagram for Read Word Format  | Figure 4.3 |



(1) Slave address 1001000 is shown.

Figure 4.2. Two-Wire Timing Diagram for Write Word Format



- (1) Slave address 1001000 is shown.
- (2) Master should leave SDA high to terminate a single-byte read operation.
- (3) Master should leave SDA high to terminate a two-byte read operation.

Figure 4.3. Two-Wire Timing Diagram for Read Word Format

#### 4.4. TYPICAL CHARACTERISTICS

At  $T_A$  = +25°C and VDD = 1.8V, High resolution Mode, continuous-conversion mode, conversion rate 4SPS, unless otherwise noted.











# 5. FUNCTION DESCRIPTION

#### 5.1. OVERVIEW

The NST112 is a 1.5V to 3.6V micropower digital temperature sensor and include a PNP-BJT type temperature sensor and 14-bit ADC ( $\Sigma$ - $\Delta$ ADC). The device is specified at the full temperature range of -40 °C to 125 °C with a 0.015625 °C resolution. The NST112 communicates through a flexible 2-wire digital interface which is compatible with SMBus and I2C and supports 4 device addresses. The I2C Bus has an integrated low-pass that increase communication reliability in noisy environments. NST112 also incorporates a digital comparator that compares a series of readings (the number of which can be selected by the user) with user-programmable setpoint values.

NST112 has a four-ball wafer chip-scale package (DABGA), making it suitable for on-board and off-line applications in the industrial and consumer markets.



Figure 5.1 NST112 Functional Block Diagram

## **5.2. FUNCTIONALITY**

#### 5.2.1. Continuous-Conversion Mode

The default mode of the NST112 after power-up is continuous conversion mode. In continuous conversion mode, the ADC performs temperature conversions continuously and saves the result of each conversion to the temperature register, overwriting the result of the previous conversion. The NST112 device provides four conversion rates, which are controlled by CR The NST112 device provides four conversion rates, which are controlled by CR1 and CR0 in the configuration register, the default conversion rate is 4Hz. Table 5.1 shows the conversion rates corresponding to the configuration of CR1 and CR0.

| CR1 | CRO | CONVERSION RATE |  |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|--|
| 0   | 0   | 0.25 Hz         |  |  |  |  |  |
| 0   | 1   | 1 Hz            |  |  |  |  |  |
| 1   | 0   | 4 Hz (default)  |  |  |  |  |  |
| 1   | 1   | 8 Hz            |  |  |  |  |  |

**Table 5.1. Conversion Rate Settings** 

As soon as the NST112 is powered up or a general call reset is completed, a temperature transition is immediately performed, as shown in <u>Figure 5.1</u>. The time for each temperature transition is 20ms (typical). The current during temperature conversion is 29uA (+25 °C typically). The current of delay during two conversions is 3.5uA (+25 °C typically).



(1) Delay is set by CR1 and CR0.

Figure 5.1. Conversion Start

#### 5.2.2. Shutdown Mode

For power-sensitive applications, The NST112 device offers a low-power shutdown mode, which reducing current consumption to typically less than  $0.25~\mu A$ . Shutdown mode is enabled when write 1 to SD bit of the configuration register. In shutdown mode a One-shot command can be sent to perform a temperature transition, and the device shuts down automatically when the temperature transition is complete. When SD write to 0, the device maintains a continuous conversion state.

For the NST112, the time-out feature is turned off in Shutdown Mode.

#### 5.2.3. One-shot

The NST112 supports a one-shot temperature measurement mode when continuous temperature monitoring is not required. First set the chip into shutdown mode, write 1 to the OS bit to wake up the chip once and perform a temperature conversion. When temperature conversion is in progress, OS bit is 0. After the single conversion is complete, the device returns to the Shutdown state. At the end of the conversion, the OS bit reads 1.

Using one shot mode can achieve faster conversion frequency, temperature conversion takes 20ms typically, however, reading the temperature value needs less than 20us, Therefore, using the one-shot mode can achieve 30 times faster than the fastest temperature conversion rate in the continuous mode.

#### 5.2.4. Resolution

After the nst112 powered on, the default output code format is 12bit with a resolution of 0.0625 °C. The temperature digital output is stored in the read-only temperature register after each temperature measurement conversion. Two bytes must be read to obtain data, and byte 1 is the most significant byte (MSB), followed by byte 2. The first 12 bits use to indicate temperature. The data format for temperature is listed in <u>Table 5.2</u>. Negative numbers are represented in binary twos complement format. Following power-up or reset, the Temperature register reads 0°C until the first conversion is complete.

| TEMPERATURE (°C) | BINARY                | HEX  |
|------------------|-----------------------|------|
| 150              | 0111 1111 1111 (0000) | 7FF0 |
| 128              | 0111 1111 1111 (0000) | 7FF0 |
| 127.9375         | 0111 1111 1111 (0000) | 7FF0 |
| 100              | 0110 0100 0000 (0000) | 6400 |
| 85               | 0101 0101 0000 (0000) | 5500 |
| 50               | 0011 0010 0000 (0000) | 3200 |
| 20               | 0001 0100 0000 (0000) | 1400 |
| 0. 0625          | 0000 0000 0001 (0000) | 0010 |
| 0                | 0000 0000 0000 (0000) | 0000 |
| -0. 0625         | 1111 1111 1111 (0000) | FFF0 |
| -20              | 1110 1100 0000 (0000) | EC00 |
| -50              | 1100 1110 0000 (0000) | CE00 |

Table 5.2. Temperature Data 12 Bit Format at normal mode

#### 5.2.5. High-Resolution Mode

The NST112 integrates a 14-bit delta sigma ADC, so it has the ability to output 14-bit data. When HRES bit writes 1, NST112 is configured into 14-bit high-resolution mode, meanwhile R1 and R0 bits in the configuration register are invalid. Compared with the default 12-bit mode, the low byte of the temperature data register has two more significant bits. 1 LSB is equal to 0.015625°C. The data format for temperature is listed in <u>Table 5.3</u>. Negative numbers are represented in binary twos complement format.

NST112 has very low noise, <u>Figure 5.2</u> shows the output code distribution of continuous reading for 4 hours using high-resolution mode at 25°C During the continuous reading for 4 hours, the difference between the maximum value and the minimum value is only 5LSB.



Figure 5.2. Distribution of Output CODE at 25°C

TEMPERATURE (°C) **BINARY** 150 0111 1111 1111 11(00) 7FFC 0111 1111 1111 11(00) 7FFC 128 127.984375 0111 1111 1111 11(00) 7FFC 100 0110 0100 0000 00(00) 6400 0101 0101 0000 00(00) 5500 85 50 0011 0010 0000 00(00) 3200 20 0001 0100 0000 00(00) 1400 0.015625 0000 0000 0000 01 (00) 0004 0 0000 0000 0000 00(00) 0000 -0.015625 1111 1111 1111 11(00) **FFFC** -20 1110 1100 0000 00(00) EC00 -50 1100 1110 0000 00(00) CE00

Table 5.3. Temperature Data 14 Bit Format at normal mode

#### 5.2.6. Extended Mode

The NST112 has two data format modes, normal mode (EM=0) and extended mode (EM=1), which can be configured through the configuration registers. In normal mode, temperature data and HIGH and LOW limit data are in 12bit or 14bit data format. The extended mode can support temperature data higher than 128°C and is configured to 13bit or 15bit data format through configuration registers. The data format for temperature is listed in <u>Table 5.4</u>. The extended mode only extends the temperature measurement range, and the resolution is not improved compared with the normal mode.

Table 5. 4. Temperature Data Format Extended Mode

| TEMPERATURE         | DIGITAL OUTPUT         |      |                       |      |  |  |  |
|---------------------|------------------------|------|-----------------------|------|--|--|--|
| TEMPERATURE<br>(°C) | 13bit forma            | nt   | 15bit format          |      |  |  |  |
| ( )                 | BINARY                 | HEX  | BINARY                | HEX  |  |  |  |
| 150                 | 0100 1011 0000 0 (000) | 4B00 | 0100 1011 0000 000(0) | 4B00 |  |  |  |
| 128                 | 0100 0000 0000 0 (000) | 4000 | 0100 0000 0000 000(0) | 4000 |  |  |  |
| 127.9375            | 0011 1111 1111 1 (000) | 3FF8 | 0011 1111 1111 100(0) | 3FF8 |  |  |  |
| 100                 | 0011 0010 0000 0 (000) | 3200 | 0011 0010 0000 000(0) | 3200 |  |  |  |
| 85                  | 0010 1000 0000 0 (000) | 2A80 | 0010 1000 0000 000(0) | 2A80 |  |  |  |
| 50                  | 0001 1001 0000 0 (000) | 1900 | 0001 1001 0000 000(0) | 1900 |  |  |  |
| 20                  | 0000 1100 1000 0 (000) | 0A00 | 0000 1100 1000 000(0) | 0A00 |  |  |  |
| 0.125               | 0000 0000 0001 0 (000) | 0010 | 0000 0000 0001 000(0) | 0010 |  |  |  |
| 0                   | 0000 0000 0000 0 (000) | 0000 | 0000 0000 0000 000(0) | 0000 |  |  |  |
| -0.125              | 1111 1111 1111 0 (000) | FFF0 | 1111 1111 1111 000(0) | FFF0 |  |  |  |
| -20                 | 1111 0110 0000 0 (000) | F600 | 1111 0110 0000 000(0) | F600 |  |  |  |
| -50                 | 1110 0111 0000 0 (000) | E700 | 1110 0111 0000 000(0) | E700 |  |  |  |

#### 5.2.7. Temperature Alert

The NST112 provides temperature alert functions which work as comparator mode. A fault condition is generated when the temperature measurement value exceeds the THIGH and TLOW register values, and the number of fault conditions activated by the trigger alert can be programmed by the fault queue. False triggering of alerts due to temperature noise can be avoided by using a fault queue. When the fault number exceeds the fault queue, the AL bit in the configuration register will flip. The effective polarity of the AL bit can be configured by the POL bit in the configuration register. the AL bit is activated until the measured temperature falls below the value of TLOW by the same number.

#### 5.2.7.1. Alert

As shown in Figure 5.3, the AL bit is a read-only bit that allows user to get the state of ALERT in comparator mode by reading the AL. When POL is 0, AL is "1" until the measured temperature is equal to or exceeds the T<sub>HIGH</sub> temperature of fault queues set, and AL is "0" until the measured temperature is falls below the T<sub>LOW</sub> temperature of fault queues set, and it again reads as "1".



**Figure 5. 3. Output Transfer Function Diagrams** 

#### 5.2.7.2. Polarity

The polarity bit allows the user to control the output polarity of the NST112 AL bit. When POL bit is 0, AL bit is active low, when POL bit is 1, AL bit is active high, while the state of AL bit is inverted. And the operation of AL bit in different modes is shown in Figure 5. 3.

#### 5.2.7.3. Fault Queue

A fault condition is generated when the temperature measurement value exceeds the  $T_{HIGH}$  and  $T_{LOW}$  register values, and the number of fault conditions activated by the trigger alert can be programmed by the fault queue. False triggering of alerts due to temperature noise can be avoided by using a fault queue. Table 5. 5 defines the number of measured faults that can be programmed to trigger a device alert condition.

| rubte 3. 3. Fuate Settings of the NST112 |    |                    |  |  |  |  |
|------------------------------------------|----|--------------------|--|--|--|--|
| F1                                       | F0 | CONSECUTIVE FAULTS |  |  |  |  |
| 0                                        | 0  | 1                  |  |  |  |  |
| 0                                        | 1  | 2                  |  |  |  |  |
| 1                                        | 0  | 4                  |  |  |  |  |
| 1                                        | 1  | 6                  |  |  |  |  |

Table 5. 5. Fault Settings of the NST112

#### 5.3. I2C INTERFACE

NST112 is compatible with SMBus and I2C interfaces, and transmits information to the master. NST112 has four slave addresses, which can support the simultaneous use of four NST112 devices on the bus, data on the I2C-bus can be transferred at rates of up to 100 kbit/s in the Standard-mode, up to 400 kbit/s in the Fast-mode, or up to 2.8 Mbit/s in the High-speed mode. All data bytes are transferred MSB-firstly.

#### 5.3.1. I<sup>2</sup>C Bus Address

For communication between the master and the slave, a byte address needs to be sent first, including 7bit slave address bits and 1bit read and write direction bits. The NST112 is available in four versions, each with a different slave address, as shown in Table 5.5 These addresses can be used as either a location or a temperature zone designator.

| PRODUCT | TWO-WIRE ADDRESS | <b>TEMPERATURE ZONE</b> |
|---------|------------------|-------------------------|
| NST112A | 1001000          | Zone1                   |
| NST112B | 1001001          | Zone2                   |
| NST112C | 1001010          | Zone3                   |
| NST112D | 1001011          | Zone4                   |

Table 5. 5. Device Slave Addresses for DSBGA

# 5.3.2. Writing and Reading Operation

Writing operation is triggered by sending the slave address in write mode (R/W=0), then the master sends pointer register, and send the data byte afterwards. The transaction is ended by a STOP condition. The details of this sequence are shown in Figure 4.1.

During writing operation, NST112 is used as the slave receiver. The master transfers the slave address byte firstly, including 7 address bits and 1bit write direction bits, NST112 acknowledges after receiving the valid address. the second byte transmitted by master is the pointer register address, then NST112 acknowledges and the next byte of data is written to the pointer register. The master can terminate communication by generating a STOP condition. The details of this sequence are shown in Figure 4.2.

To be able to read registers, firstly the register address must be sent in write mode (R/W=0), then either a stop or a repeated start condition must be generated. When the slave is addressed as read mode (R/W=1), then the slave sends out 1 byte data. After reading the data the master needs to generate the NACK and stop condition to end the transaction. The details of this sequence are shown in Figure 4.3.

If repeated reads from the same register are required, it is not necessary to send the pointer register byte repeatedly because the NST112 remembers the pointer register value until it is changed by the next write operation.

#### 5.3.3. General Call

The NST112 provides the general call function. when the general call address (0 000 000) sent by host is received and the R/W bit is 0, the device replies to the command. If the second byte is 00000110, the NST112 latches the state of its address pins and resets its internal registers to the value at power-up.

#### 5.3.4. High-Speed Mode

The NST112 supports bus operation above 400 kHz, requiring that the master device must switch the bus to high-speed mode operation by issuing a high-speed mode master code (00001XXX) in the first byte after the START condition. The NST112 does not acknowledge this byte, the NST112 switches the input filter of SCL, SDA and output filter of SDA to high-speed mode, allowing data transfer up to 2.8 MHz. After issuing the master code for high-speed mode, the master will transmit a two-wire slave address to initiate the data transfer operation. The bus will continue to operate in high-speed mode until a stop signal appears on the bus. Once the stop signal is received, the SCL, SDA input filter and SDA output filter of the NST112 switch to the fast mode.

#### 5.3.5. I<sup>2</sup>C Timeout

The NST112 resets the I<sup>2</sup>C interface when the SCL or SDA is continuously pulled low for 30ms (typical) between the START and STOP signals, the NST112 release the SDA and SCL line and waits for the master to initiate a START condition. To avoid activating the timeout function, the SCL operating frequency must be maintained at a rate of at least 1kHz.

## **5.4. ON-CHIP REGISTERS**

As <u>Figure 5.4</u>shows the on-chip register structure of the NST112. The Pointer Register of the device is used to address a given data register. As <u>Table 5.6</u>, The Pointer Register uses the three bits to identify which of the data registers should respond to a read or write command. After power on reset, the default value of the pointer register is 0, pointing to the temperature register.



Figure 5.4. On-chip Register Structure

#### 5.4.1. Pointer Register

The 8-bit pointer register is used to address a given data register, and the three LSBs of the pointer register determine which data register responds to a read or write operation by the master. The default value of pointer register after power on is "000", that is, the default state of the NST112 pointer register is the temperature register. Table 5.6 identifies the bits of the pointer register byte. Table 5.7 describes the pointer addresses of the registers available in the NST112.

**Table 5.6. Pointer Register Byte** 

| P7 | P6 | P5 | P4 | Р3 | P2 | P1      | P0 |
|----|----|----|----|----|----|---------|----|
| 0  | 0  | 0  | 0  | 0  |    | Pointer |    |

**Table 5.7. Pointer Register Description** 

| BIT NO.  | Name         | Description                                                                               |
|----------|--------------|-------------------------------------------------------------------------------------------|
| Bits 7:3 | NA           | P3 to P7 must always be 0 during the write command.                                       |
| Bits 2:0 | Pointer[2:0] | <ul><li>000: Temperature register (default)</li><li>001: Configuration register</li></ul> |
|          |              | <b>010:</b> T <sub>LOW</sub> register                                                     |
|          |              | <b>011:</b> T <sub>HIGH</sub> register                                                    |
|          |              | 111: PartID register                                                                      |

#### 5.4.2. Temperature Register

The temperature register is a read-only register used to store the results of each completed temperature conversion. The EM bit of the nst112 allows the sensor to be configured in normal mode or extended mode. In normal mode, the format of temperature register is 12 bits (HRES = 0) or 14 bits (HRES = 1). In extended mode, the format of temperature register is 13 bits (HRES = 0) or 15 bits (HRES = 1). The temperature register consists of 2 bytes in the format shown in table 5.8. The output code modes of the devices are described in detail in section Resolution, High-Resolution Mode and Extended Mode.

|         | Table 5.6. Temperature Register |       |       |       |       |      |      |      |      |      |      |      |      |      |      |     |
|---------|---------------------------------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|-----|
| Mode    | D15                             | D14   | D13   | D12   | D11   | D10  | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0  |
| 12 Bits | T11                             | T10   | Т9    | Т8    | T7    | T6   | T5   | T4   | Т3   | T2   | T1   | T0   | 0    | 0    | 0    | 0   |
| 13 Bits | (T12)                           | (T11) | (T10) | (T9)  | (T8)  | (T7) | (T6) | (T5) | (T4) | (T3) | (T2) | (T1) | (T0) | (0)  | (0)  | (0) |
| 14 Bits | (T13)                           | (T12) | (T11) | (T10) | (T9)  | (T8) | (T7) | (T6) | (T5) | (T4) | (T3) | (T2) | (T1) | (T0) | (0)  | (0) |
| 15 Bits | (T14)                           | (T13) | (T12) | (T11) | (T10) | (T9) | (T8) | (T7) | (T6) | (T5) | (T4) | (T3) | (T2) | (T1) | (T0) | (0) |
| Reset   | 0                               | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
|         | R                               | R     | R     | R     | R     | R    | R    | R    | R    | R    | R    | R    | R    | R    | R    | R   |

Table 5.8. Temperature Register

### 5.4.3. Configuration Register

The configuration register of the NST112 is a 16-bit read/write register used to store the control bits that control the NST112 into different operation modes, and the read/write operation is executed with MSB priority. <u>Table 5.9</u> lists the configuration register format, power-up and reset values. All registers are updated byte by byte. <u>Table 5.10</u> lists the configuration register Descriptions.

|     | Table 3.3. Comiguration and Fower-op/Reset Formats |     |     |     |     |     |     |     |     |    |     |     |     |      |     |
|-----|----------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|----|-----|-----|-----|------|-----|
| D15 | D14                                                | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5 | D4  | D3  | D2  | D1   | D0  |
| OS  | R1                                                 | R0  | F1  | F0  | POL | NA  | SD  | CR1 | CR0 | AL | EM  | NA  | NA  | HRES | NA  |
| 0   | 1                                                  | 1   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1  | 0   | 0   | 0   | 0    | 0   |
| R/W | R/W                                                | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R  | R/W | R/W | R/W | R/W  | R/W |

Table 5.9. Configuration and Power-Up/Reset Formats

| Table 5.10. Configuration register Description |
|------------------------------------------------|
|------------------------------------------------|

| BIT NO.    | Name                       | Description                                              |
|------------|----------------------------|----------------------------------------------------------|
| Bit 15     | os                         | 0: Continuous-Conversion Mode (default)                  |
|            |                            | 1: One-shot Mode                                         |
| Bits 14:13 | Converter Resolution [1:0] | When HRES Bit set 0, Converter Resolution Bits is active |
|            |                            | <b>00:</b> 9bit (0.5 °C)                                 |
|            |                            | <b>01:</b> 10bit (0.25 °C)                               |
|            |                            | <b>10:</b> 11bit (0.125 °C)                              |
|            |                            | <b>11:</b> 12bit (0.0625 °C, default)                    |
| Bits 12:11 | Fault Queue [1:0]          | <b>00:</b> Consecutive faults are 1 (default)            |
|            |                            | <b>01:</b> Consecutive faults are 2                      |
|            |                            | <b>10:</b> Consecutive faults are 4                      |
|            |                            | <b>11:</b> Consecutive faults are 6                      |
| Bit 10     | Polarity                   | 0: AL bit is active low                                  |
|            |                            | 1: AL bit is active High(default)                        |

| BIT NO.  | Name                   | Description                                      |
|----------|------------------------|--------------------------------------------------|
| Bit 8    | Shutdown               | 0: Shutdown Mode                                 |
|          |                        | 1: Continuous-Conversion Mode                    |
| Bits 7:6 | <b>Conversion Rate</b> | <b>00:</b> 0.25 Hz                               |
|          |                        | <b>01:</b> 1 Hz                                  |
|          |                        | 10: 4 Hz (default)                               |
|          |                        | <b>11:</b> 8 Hz                                  |
| Bit 5    | Alert                  | Effective polarity depends on Bit10              |
|          |                        | 0: ALERT                                         |
|          |                        | 1: NO ALERT (default)                            |
| Bit 2    | High-Resolution        | <b>0:</b> Resolution set by Bits 14:13 (default) |
|          |                        | <b>1:</b> 14bit (0.015625 °C)                    |

# 5.4.4. High and Low Limit Registers

The temperature limit values in the  $T_{HIGH}$  and  $T_{LOW}$  registers have the same format as the temperature values in the temperature registers, and the result is used to compare with the limit to determine the status of the AL bit at the completion of each temperature conversion. The MSB is sent first, followed by the LSB.

Power-up reset values for T<sub>HIGH</sub> and T<sub>LOW</sub> are:

 $T_{\text{HIGH}}$  = 80 °C and  $T_{\text{LOW}}$  = 75 °C

Table 5.11. THIGH Register

|         |       |       |       |       |       |      |      |      | ··· U |      |      |      |      |      |      |     |
|---------|-------|-------|-------|-------|-------|------|------|------|-------|------|------|------|------|------|------|-----|
| Mode    | D15   | D14   | D13   | D12   | D11   | D10  | D9   | D8   | D7    | D6   | D5   | D4   | D3   | D2   | D1   | D0  |
| 12 Bits | H11   | H10   | Н9    | Н8    | H7    | Н6   | H5   | H4   | Н3    | H2   | H1   | H0   | 0    | 0    | 0    | 0   |
| 13 Bits | (H12) | (H11) | (H10) | (H9)  | (H8)  | (H7) | (H6) | (H5) | (H4)  | (H3) | (H2) | (H1) | (H0) | (0)  | (0)  | (0) |
| 14 Bits | (H13) | (H12) | (H11) | (H10) | (H9)  | (H8) | (H7) | (H6) | (H5)  | (H4) | (H3) | (H2) | (H1) | (H0) | (0)  | (0) |
| 15 Bits | (H14) | (H13) | (H12) | (H11) | (H10) | (H9) | (H8) | (H7) | (H6)  | (H5) | (H4) | (H3) | (H2) | (H1) | (H0) | (0) |
| Reset   | 0     | 1     | 0     | 1     | 0     | 0    | 0    | 0    | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
|         | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W |

Table 5.12. T<sub>LOW</sub> Register

| Mode    | D15   | D14   | D13   | D12   | D11   | D10  | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0  |
|---------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|-----|
| 12 Bits | L11   | L10   | L9    | L8    | L7    | L6   | L5   | L4   | L3   | L2   | L1   | L0   | 0    | 0    | 0    | 0   |
| 13 Bits | (L12) | (L11) | (L10) | (L9)  | (L8)  | (L7) | (L6) | (L5) | (L4) | (L3) | (L2) | (L1) | (L0) | (0)  | (0)  | (0) |
| 14 Bits | (L13) | (L12) | (L11) | (L10) | (L9)  | (L8) | (L7) | (L6) | (L5) | (L4) | (L3) | (L2) | (L1) | (L0) | (0)  | (0) |
| 15 Bits | (L14) | (L13) | (L12) | (L11) | (L10) | (L9) | (L8) | (L7) | (L6) | (L5) | (L4) | (L3) | (L2) | (L1) | (L0) | (0) |
| Reset   | 0     | 1     | 0     | 0     | 1     | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |
|         | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W |

# 5.4.5. PartID Register

NST112 contains a read-only register of part ID. This register is a fixed value 0xA1A1. <u>Table 5.13</u> lists the part ID register format, power-up and reset values.

Table 5.13. T<sub>LOW</sub> Register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
| R   | R   | R   | R   | R   | R   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |

# 6. TYPICAL APPLICATION

#### **6.1. NOISE REDUCTION**

The NST112 is a micropower digital temperature sensor which lead to very low noise on the supply bus. Applying an RC filter to the VDD pin of the NST112 can further reduce any noise which can influence the performance of NST112.  $R_F$  in Figure 6.1 should be less than  $5k\Omega$  and  $C_F$  should be greater than 10nF.



Figure 6.1 Noise Reduction

#### 6.2. TYPICAL APPLICATION CIRCUIT

The NST112 is compatible with both SMBus and I<sup>2</sup>C interfaces. The NST112 has four slave addresses, allowing up to four NST112 devices on one bus. Although a bypass capacitor of  $0.01\mu F$  is recommended. The sensing device for the NST112 device is the device itself. The thermal path is through the solder pads as well as the package. The low thermal resistance of the metal results in the pads providing the primary thermal path.



Figure 6. 2 Application Diagram

# 7. PACKAGE INFORMATION



Figure 7.1. DSGBA-4 Package Shape and Dimension in millimeters and inches

# 8. ORDER INFORMATION

| Туре         | MSL | Unit        | Marking <sup>(1, 2)</sup> | Description           |
|--------------|-----|-------------|---------------------------|-----------------------|
| NST112A-CWLR | 1   | 3000ea/Reel | 12A YWW                   | DSBGA-4 package, Reel |
| NST112B-CWLR | 1   | 3000ea/Reel | 12B YWW                   | DSBGA-4 package, Reel |
| NST112C-CWLR | 1   | 3000ea/Reel | 12C YWW                   | DSBGA-4 package, Reel |
| NST112D-CWLR | 1   | 3000ea/Reel | 12D YWW                   | DSBGA-4 package, Reel |

<sup>(1)</sup> The marking relates to the logo, the lot trace code information.

<sup>(2)</sup> If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# 9. TAPE AND REEL INFORMATION



Figure 9.1. Tape and Reel Information of DSBGA (4)

# **10. REVISION HISTORY**

| Revision | Description                                                                                        | Date       |
|----------|----------------------------------------------------------------------------------------------------|------------|
| 0.1      | Initial Version                                                                                    | 2020/04/16 |
| 0.9      | Add DSBGA package information                                                                      | 2022/5/10  |
| 2.0      | Modify Description  Modify electrical characteristics parameters  Add typical characteristics figs | 2022/7/28  |

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as any warranty or authorization of, express or implied, including but not limited to accuracy, completeness, merchantability, fitness for a particular purpose or infringement of any third party's intellectual property rights.

You are solely responsible for your use of Novosense' products and applications, and for the safety thereof. You shall comply with all laws, regulations and requirements related to Novosense's products and applications, although information or support related to any application may still be provided by Novosense.

The resources are intended only for skilled developers designing with Novosense' products. Novosense reserves the rights to make corrections, modifications, enhancements, improvements or other changes to the products and services provided. Novosense authorizes you to use these resources exclusively for the development of relevant applications designed to integrate Novosense's products. Using these resources for any other purpose, or any unauthorized reproduction or display of these resources is strictly prohibited. Novosense shall not be liable for any claims, damages, costs, losses or liabilities arising out of the use of these resources.

For further information on applications, products and technologies, please contact Novosense (www.novosns.com).

Suzhou Novosense Microelectronics Co., Ltd